|
|
|
@ -16,13 +16,25 @@ |
|
|
|
|
#ifndef AT91_RSTC_H |
|
|
|
|
#define AT91_RSTC_H |
|
|
|
|
|
|
|
|
|
#define AT91_RSTC_CR (AT91_RSTC + 0x00) /* Reset Controller Control Register */ |
|
|
|
|
#ifndef __ASSEMBLY__ |
|
|
|
|
extern void __iomem *at91_rstc_base; |
|
|
|
|
|
|
|
|
|
#define at91_rstc_read(field) \ |
|
|
|
|
__raw_readl(at91_rstc_base + field) |
|
|
|
|
|
|
|
|
|
#define at91_rstc_write(field, value) \ |
|
|
|
|
__raw_writel(value, at91_rstc_base + field); |
|
|
|
|
#else |
|
|
|
|
.extern at91_rstc_base |
|
|
|
|
#endif |
|
|
|
|
|
|
|
|
|
#define AT91_RSTC_CR 0x00 /* Reset Controller Control Register */ |
|
|
|
|
#define AT91_RSTC_PROCRST (1 << 0) /* Processor Reset */ |
|
|
|
|
#define AT91_RSTC_PERRST (1 << 2) /* Peripheral Reset */ |
|
|
|
|
#define AT91_RSTC_EXTRST (1 << 3) /* External Reset */ |
|
|
|
|
#define AT91_RSTC_KEY (0xa5 << 24) /* KEY Password */ |
|
|
|
|
|
|
|
|
|
#define AT91_RSTC_SR (AT91_RSTC + 0x04) /* Reset Controller Status Register */ |
|
|
|
|
#define AT91_RSTC_SR 0x04 /* Reset Controller Status Register */ |
|
|
|
|
#define AT91_RSTC_URSTS (1 << 0) /* User Reset Status */ |
|
|
|
|
#define AT91_RSTC_RSTTYP (7 << 8) /* Reset Type */ |
|
|
|
|
#define AT91_RSTC_RSTTYP_GENERAL (0 << 8) |
|
|
|
@ -33,7 +45,7 @@ |
|
|
|
|
#define AT91_RSTC_NRSTL (1 << 16) /* NRST Pin Level */ |
|
|
|
|
#define AT91_RSTC_SRCMP (1 << 17) /* Software Reset Command in Progress */ |
|
|
|
|
|
|
|
|
|
#define AT91_RSTC_MR (AT91_RSTC + 0x08) /* Reset Controller Mode Register */ |
|
|
|
|
#define AT91_RSTC_MR 0x08 /* Reset Controller Mode Register */ |
|
|
|
|
#define AT91_RSTC_URSTEN (1 << 0) /* User Reset Enable */ |
|
|
|
|
#define AT91_RSTC_URSTIEN (1 << 4) /* User Reset Interrupt Enable */ |
|
|
|
|
#define AT91_RSTC_ERSTL (0xf << 8) /* External Reset Length */ |
|
|
|
|