/* * Copyright (c) 2019-2020, The Linux Foundation. All rights reserved. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 and * only version 2 as published by the Free Software Foundation. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */ &soc { pcie0: qcom,pcie@1c00000 { compatible = "qcom,pci-msm"; cell-index = <0>; reg = <0x1c00000 0x4000>, <0x1c06000 0x1000>, <0x60000000 0xf1d>, <0x60000f20 0xa8>, <0x60001000 0x1000>, <0x60100000 0x100000>, <0x60200000 0x100000>, <0x60300000 0x3d00000>; reg-names = "parf", "phy", "dm_core", "elbi", "iatu", "conf", "io", "bars"; #address-cells = <3>; #size-cells = <2>; ranges = <0x01000000 0x0 0x60200000 0x60200000 0x0 0x100000>, <0x02000000 0x0 0x60300000 0x60300000 0x0 0x3d00000>; interrupt-parent = <&pcie0>; interrupts = <0 1 2 3 4>; interrupt-names = "int_global_int", "int_a", "int_b", "int_c", "int_d"; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 0xffffffff>; interrupt-map = < 0 0 0 0 &intc 0 140 0 0 0 0 1 &intc 0 149 0 0 0 0 2 &intc 0 150 0 0 0 0 3 &intc 0 151 0 0 0 0 4 &intc 0 152 0>; qcom,phy-sequence = <0x0840 0x03 0x0 0x0094 0x08 0x0 0x0154 0x34 0x0 0x016c 0x08 0x0 0x0058 0x0f 0x0 0x00a4 0x42 0x0 0x0110 0x24 0x0 0x011c 0x03 0x0 0x0118 0xb4 0x0 0x010c 0x02 0x0 0x01bc 0x11 0x0 0x00bc 0x82 0x0 0x00d4 0x03 0x0 0x00d0 0x55 0x0 0x00cc 0x55 0x0 0x00b0 0x1a 0x0 0x00ac 0x0a 0x0 0x00c4 0x68 0x0 0x00e0 0x02 0x0 0x00dc 0xaa 0x0 0x00d8 0xab 0x0 0x00b8 0x34 0x0 0x00b4 0x14 0x0 0x0158 0x01 0x0 0x0074 0x06 0x0 0x007c 0x16 0x0 0x0084 0x36 0x0 0x0078 0x06 0x0 0x0080 0x16 0x0 0x0088 0x36 0x0 0x01b0 0x1e 0x0 0x01ac 0xb9 0x0 0x01b8 0x18 0x0 0x01b4 0x94 0x0 0x0050 0x07 0x0 0x0010 0x00 0x0 0x001c 0x31 0x0 0x0020 0x01 0x0 0x0024 0xde 0x0 0x0028 0x07 0x0 0x0030 0x4c 0x0 0x0034 0x06 0x0 0x029c 0x12 0x0 0x0284 0x35 0x0 0x023c 0x11 0x0 0x051c 0x03 0x0 0x0518 0x1c 0x0 0x0524 0x1e 0x0 0x04e8 0x00 0x0 0x04ec 0x0e 0x0 0x04f0 0x4a 0x0 0x04f4 0x0f 0x0 0x05b4 0x04 0x0 0x0434 0x7f 0x0 0x0444 0x70 0x0 0x0510 0x17 0x0 0x04d4 0x54 0x0 0x04d8 0x07 0x0 0x0598 0xd4 0x0 0x059c 0x54 0x0 0x05a0 0xdb 0x0 0x05a4 0x3b 0x0 0x05a8 0x31 0x0 0x0584 0x24 0x0 0x0588 0xe4 0x0 0x058c 0xec 0x0 0x0590 0x3b 0x0 0x0594 0x36 0x0 0x0570 0xff 0x0 0x0574 0xff 0x0 0x0578 0xff 0x0 0x057c 0x7f 0x0 0x0580 0x66 0x0 0x04fc 0x00 0x0 0x04f8 0xc0 0x0 0x0460 0x30 0x0 0x0464 0xc0 0x0 0x05bc 0x0c 0x0 0x04dc 0x0d 0x0 0x0408 0x0c 0x0 0x0414 0x03 0x0 0x09a4 0x01 0x0 0x0c90 0x00 0x0 0x0c40 0x01 0x0 0x0c48 0x01 0x0 0x0c50 0x00 0x0 0x0cbc 0x00 0x0 0x0ce0 0x58 0x0 0x0048 0x90 0x0 0x0c1c 0xc1 0x0 0x0988 0x88 0x0 0x0998 0x0b 0x0 0x08dc 0x0d 0x0 0x09ec 0x01 0x0 0x0800 0x00 0x0 0x0844 0x03 0x0>; pinctrl-names = "default"; pinctrl-0 = <&pcie0_clkreq_default &pcie0_perst_default &pcie0_wake_default>; perst-gpio = <&tlmm 35 0>; wake-gpio = <&tlmm 37 0>; gdsc-vdd-supply = <&pcie_0_gdsc>; vreg-1.8-supply = <&pm8195_1_l9>; vreg-0.9-supply = <&pm8195_3_l5>; vreg-cx-supply = <&VDD_CX_LEVEL>; qcom,vreg-1.8-voltage-level = <1200000 1200000 24000>; qcom,vreg-0.9-voltage-level = <880000 880000 24000>; qcom,vreg-cx-voltage-level = ; msi-parent = <&pcie0_msi>; qcom,no-l0s-supported; qcom,no-l1-supported; qcom,no-l1ss-supported; qcom,no-aux-clk-sync; qcom,ep-latency = <10>; qcom,slv-addr-space-size = <0x4000000>; qcom,phy-status-offset = <0x814>; qcom,phy-status-bit = <6>; qcom,phy-power-down-offset = <0x840>; qcom,boot-option = <0x1>; linux,pci-domain = <0>; qcom,pcie-phy-ver = <2110>; qcom,use-19p2mhz-aux-clk; qcom,smmu-sid-base = <0x1d80>; iommu-map = <0x0 &apps_smmu 0x1d80 0x1>, <0x100 &apps_smmu 0x1d81 0x1>, <0x200 &apps_smmu 0x1d82 0x1>, <0x300 &apps_smmu 0x1d83 0x1>, <0x400 &apps_smmu 0x1d84 0x1>, <0x500 &apps_smmu 0x1d85 0x1>, <0x600 &apps_smmu 0x1d86 0x1>, <0x700 &apps_smmu 0x1d87 0x1>, <0x800 &apps_smmu 0x1d88 0x1>, <0x900 &apps_smmu 0x1d89 0x1>, <0xa00 &apps_smmu 0x1d8a 0x1>, <0xb00 &apps_smmu 0x1d8b 0x1>, <0xc00 &apps_smmu 0x1d8c 0x1>, <0xd00 &apps_smmu 0x1d8d 0x1>, <0xe00 &apps_smmu 0x1d8e 0x1>, <0xf00 &apps_smmu 0x1d8f 0x1>; qcom,msm-bus,name = "pcie0"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = <45 512 0 0>, <45 512 500 800>; clocks = <&clock_virt GCC_PCIE_0_PIPE_CLK>, <&clock_rpmh RPMH_CXO_CLK>, <&clock_virt GCC_PCIE_0_AUX_CLK>, <&clock_virt GCC_PCIE_0_CFG_AHB_CLK>, <&clock_virt GCC_PCIE_0_MSTR_AXI_CLK>, <&clock_virt GCC_PCIE_0_SLV_AXI_CLK>, <&clock_virt GCC_PCIE_0_CLKREF_CLK>, <&clock_virt GCC_PCIE_0_SLV_Q2A_AXI_CLK>, <&clock_virt GCC_AGGRE_NOC_PCIE_TBU_CLK>, <&clock_virt GCC_PCIE0_PHY_REFGEN_CLK>, <&clock_virt GCC_PCIE_PHY_AUX_CLK>; clock-names = "pcie_0_pipe_clk", "pcie_0_ref_clk_src", "pcie_0_aux_clk", "pcie_0_cfg_ahb_clk", "pcie_0_mstr_axi_clk", "pcie_0_slv_axi_clk", "pcie_0_ldo", "pcie_0_slv_q2a_axi_clk", "pcie_tbu_clk", "pcie_phy_refgen_clk", "pcie_phy_aux_clk"; max-clock-frequency-hz = <0>, <0>, <19200000>, <0>, <0>, <0>, <0>, <0>, <0>, <0>, <100000000>, <0>; resets = <&clock_virt GCC_PCIE_0_BCR>, <&clock_virt GCC_PCIE_0_PHY_BCR>; reset-names = "pcie_0_core_reset", "pcie_0_phy_reset"; status = "disabled"; pcie_rc0: pcie_rc0 { reg = <0 0 0 0 0>; pci-ids = "17cb:0109"; }; }; pcie0_msi: qcom,pcie0_msi@17a00040 { compatible = "qcom,pci-msi"; msi-controller; reg = <0x17a00040 0x0>; interrupts = , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , ; status = "disabled"; }; pcie1: qcom,pcie@1c10000 { compatible = "qcom,pci-msm"; cell-index = <1>; reg = <0x1c10000 0x3000>, <0x01c16000 0x2000>, <0x68000000 0xf1d>, <0x68000f20 0xa8>, <0x68001000 0x1000>, <0x68100000 0x100000>, <0x68200000 0x100000>, <0x68300000 0x3d00000>, <0x01fec004 0x4>; reg-names = "parf", "phy", "dm_core", "elbi", "iatu", "conf", "io", "bars", "tcsr"; #address-cells = <3>; #size-cells = <2>; ranges = <0x01000000 0x0 0x68200000 0x68200000 0x0 0x100000>, <0x02000000 0x0 0x68300000 0x68300000 0x0 0x3d00000>; interrupt-parent = <&pcie1>; interrupts = <0 1 2 3 4>; interrupt-names = "int_global_int", "int_a", "int_b", "int_c", "int_d"; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 0xffffffff>; interrupt-map = <0 0 0 0 &intc 0 758 0 0 0 0 1 &intc 0 748 0 0 0 0 2 &intc 0 747 0 0 0 0 3 &intc 0 746 0 0 0 0 4 &intc 0 745 0>; qcom,tcsr = <0x0 0x0>; qcom,phy-sequence = <0x0a40 0x03 0x0 0x0010 0x00 0x0 0x001c 0x31 0x0 0x0020 0x01 0x0 0x0024 0xde 0x0 0x0028 0x07 0x0 0x0030 0x4c 0x0 0x0034 0x06 0x0 0x0048 0x90 0x0 0x0058 0x0f 0x0 0x0074 0x06 0x0 0x0078 0x06 0x0 0x007c 0x16 0x0 0x0080 0x16 0x0 0x0084 0x36 0x0 0x0088 0x36 0x0 0x0094 0x08 0x0 0x00a4 0x42 0x0 0x00ac 0x0a 0x0 0x00b0 0x1a 0x0 0x00b4 0x14 0x0 0x00b8 0x34 0x0 0x00bc 0x82 0x0 0x00c4 0x68 0x0 0x00cc 0x55 0x0 0x00d0 0x55 0x0 0x00d4 0x03 0x0 0x00d8 0xab 0x0 0x00dc 0xaa 0x0 0x00e0 0x02 0x0 0x010c 0x02 0x0 0x0110 0x24 0x0 0x0118 0xb4 0x0 0x011c 0x03 0x0 0x0154 0x34 0x0 0x0158 0x01 0x0 0x016c 0x08 0x0 0x01ac 0xb9 0x0 0x01b0 0x1e 0x0 0x01b4 0x94 0x0 0x01b8 0x18 0x0 0x01bc 0x11 0x0 0x023c 0x11 0x0 0x0284 0x35 0x0 0x029c 0x12 0x0 0x0304 0x02 0x0 0x0408 0x0c 0x0 0x0414 0x03 0x0 0x0434 0x7f 0x0 0x0444 0x70 0x0 0x0460 0x30 0x0 0x0464 0x00 0x0 0x04d4 0x54 0x0 0x04d8 0x07 0x0 0x04dc 0x0d 0x0 0x04e8 0x00 0x0 0x04ec 0x0e 0x0 0x04f0 0x4a 0x0 0x04f4 0x0f 0x0 0x04f8 0xc0 0x0 0x04fc 0x00 0x0 0x0510 0x17 0x0 0x0518 0x1c 0x0 0x051c 0x03 0x0 0x0524 0x1e 0x0 0x0570 0xff 0x0 0x0574 0xff 0x0 0x0578 0xff 0x0 0x057c 0x7f 0x0 0x0580 0x66 0x0 0x0584 0x24 0x0 0x0588 0xe4 0x0 0x058c 0xec 0x0 0x0590 0x3b 0x0 0x0594 0x36 0x0 0x0598 0xd4 0x0 0x059c 0x54 0x0 0x05a0 0xdb 0x0 0x05a4 0x3b 0x0 0x05a8 0x31 0x0 0x05bc 0x0c 0x0 0x063c 0x11 0x0 0x0684 0x35 0x0 0x069c 0x12 0x0 0x0704 0x20 0x0 0x0808 0x0c 0x0 0x0814 0x03 0x0 0x0834 0x7f 0x0 0x0844 0x70 0x0 0x0860 0x30 0x0 0x0864 0x00 0x0 0x08d4 0x54 0x0 0x08d8 0x07 0x0 0x08dc 0x0d 0x0 0x08e8 0x00 0x0 0x08ec 0x0e 0x0 0x08f0 0x4a 0x0 0x08f4 0x0f 0x0 0x08f8 0xc0 0x0 0x08fc 0x00 0x0 0x0910 0x17 0x0 0x0918 0x1c 0x0 0x091c 0x03 0x0 0x0924 0x1e 0x0 0x0970 0xff 0x0 0x0974 0xff 0x0 0x0978 0xff 0x0 0x097c 0x7f 0x0 0x0980 0x66 0x0 0x0984 0x24 0x0 0x0988 0xe4 0x0 0x098c 0xec 0x0 0x0990 0x3b 0x0 0x0994 0x36 0x0 0x0998 0xd4 0x0 0x099c 0x54 0x0 0x09a0 0xdb 0x0 0x09a4 0x3b 0x0 0x09a8 0x31 0x0 0x09bc 0x0c 0x0 0x0adc 0x05 0x0 0x0b88 0x88 0x0 0x0b98 0x0b 0x0 0x0ba4 0x01 0x0 0x0bec 0x01 0x0 0x0e0c 0x0d 0x0 0x0e14 0x07 0x0 0x0e1c 0xc1 0x0 0x0e40 0x01 0x0 0x0e48 0x01 0x0 0x0e90 0x00 0x0 0x0ebc 0x00 0x0 0x0ee0 0x58 0x0 0x0eb4 0x33 0x0 0x0a00 0x00 0x0 0x0a44 0x03 0x0>; pinctrl-names = "default"; pinctrl-0 = <&pcie1_clkreq_default &pcie1_perst_default &pcie1_wake_default>; perst-gpio = <&tlmm 175 0>; wake-gpio = <&tlmm 177 0>; gdsc-vdd-supply = <&pcie_1_gdsc>; vreg-1.8-supply = <&pm8195_1_l9>; vreg-0.9-supply = <&pm8195_3_l5>; vreg-cx-supply = <&VDD_CX_LEVEL>; qcom,vreg-1.8-voltage-level = <1200000 1200000 24000>; qcom,vreg-0.9-voltage-level = <880000 880000 24000>; qcom,vreg-cx-voltage-level = ; msi-parent = <&pcie1_msi>; qcom,no-l0s-supported; qcom,ep-latency = <10>; qcom,slv-addr-space-size = <0x4000000>; qcom,phy-status-offset = <0xa14>; qcom,phy-status-bit = <6>; qcom,phy-power-down-offset = <0xa40>; qcom,boot-option = <0x1>; linux,pci-domain = <1>; qcom,pcie-phy-ver = <2113>; qcom,use-19p2mhz-aux-clk; qcom,smmu-sid-base = <0x1c80>; iommu-map = <0x0 &apps_smmu 0x1c80 0x1>, <0x100 &apps_smmu 0x1c81 0x1>, <0x200 &apps_smmu 0x1c82 0x1>, <0x300 &apps_smmu 0x1c83 0x1>, <0x400 &apps_smmu 0x1c84 0x1>, <0x500 &apps_smmu 0x1c85 0x1>, <0x600 &apps_smmu 0x1c86 0x1>, <0x700 &apps_smmu 0x1c87 0x1>, <0x800 &apps_smmu 0x1c88 0x1>, <0x900 &apps_smmu 0x1c89 0x1>, <0xa00 &apps_smmu 0x1c8a 0x1>, <0xb00 &apps_smmu 0x1c8b 0x1>, <0xc00 &apps_smmu 0x1c8c 0x1>, <0xd00 &apps_smmu 0x1c8d 0x1>, <0xe00 &apps_smmu 0x1c8e 0x1>, <0xf00 &apps_smmu 0x1c8f 0x1>; qcom,msm-bus,name = "pcie1"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = <108 512 0 0>, <108 512 500 800>; clocks = <&clock_virt GCC_PCIE_1_PIPE_CLK>, <&clock_rpmh RPMH_CXO_CLK>, <&clock_virt GCC_PCIE_1_AUX_CLK>, <&clock_virt GCC_PCIE_1_CFG_AHB_CLK>, <&clock_virt GCC_PCIE_1_MSTR_AXI_CLK>, <&clock_virt GCC_PCIE_1_SLV_AXI_CLK>, <&clock_virt GCC_PCIE_1_CLKREF_CLK>, <&clock_virt GCC_PCIE_1_SLV_Q2A_AXI_CLK>, <&clock_virt GCC_AGGRE_NOC_PCIE_TBU_CLK>, <&clock_virt GCC_PCIE1_PHY_REFGEN_CLK>, <&clock_virt GCC_PCIE_PHY_AUX_CLK>; clock-names = "pcie_1_pipe_clk", "pcie_1_ref_clk_src", "pcie_1_aux_clk", "pcie_1_cfg_ahb_clk", "pcie_1_mstr_axi_clk", "pcie_1_slv_axi_clk", "pcie_1_ldo", "pcie_1_slv_q2a_axi_clk", "pcie_tbu_clk", "pcie_phy_refgen_clk", "pcie_phy_aux_clk"; max-clock-frequency-hz = <0>, <0>, <19200000>, <0>, <0>, <0>, <0>, <0>, <0>, <0>, <100000000>, <0>; resets = <&clock_virt GCC_PCIE_1_BCR>, <&clock_virt GCC_PCIE_1_PHY_BCR>; reset-names = "pcie_1_core_reset", "pcie_1_phy_reset"; status = "disabled"; pcie_rc1: pcie_rc1 { reg = <0 0 0 0 0>; pci-ids = "17cb:0109"; }; }; pcie1_msi: qcom,pcie1_msi@17a00040 { compatible = "qcom,pci-msi"; msi-controller; reg = <0x17a00040 0x0>; interrupts = , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , ; status = "disabled"; }; pcie2: qcom,pcie@1c18000 { compatible = "qcom,pci-msm"; cell-index = <2>; reg = <0x1c18000 0x3000>, <0x01c1c000 0x2000>, <0x70000000 0xf1d>, <0x70000f20 0xa8>, <0x70001000 0x1000>, <0x70100000 0x100000>, <0x70200000 0x100000>, <0x70300000 0x3d00000>, <0x01fec004 0x4>; reg-names = "parf", "phy", "dm_core", "elbi", "iatu", "conf", "io", "bars", "tcsr"; #address-cells = <3>; #size-cells = <2>; ranges = <0x01000000 0x0 0x70200000 0x70200000 0x0 0x100000>, <0x02000000 0x0 0x70300000 0x70300000 0x0 0x3d00000>; interrupt-parent = <&pcie2>; interrupts = <0 1 2 3 4>; interrupt-names = "int_global_int", "int_a", "int_b", "int_c", "int_d"; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 0xffffffff>; interrupt-map = <0 0 0 0 &intc 0 744 0 0 0 0 1 &intc 0 664 0 0 0 0 2 &intc 0 663 0 0 0 0 3 &intc 0 662 0 0 0 0 4 &intc 0 661 0>; qcom,tcsr = <0x0 0x0>; qcom,phy-sequence = <0x0a40 0x03 0x0 0x0010 0x00 0x0 0x001c 0x31 0x0 0x0020 0x01 0x0 0x0024 0xde 0x0 0x0028 0x07 0x0 0x0030 0x4c 0x0 0x0034 0x06 0x0 0x0048 0x90 0x0 0x0058 0x0f 0x0 0x0074 0x06 0x0 0x0078 0x06 0x0 0x007c 0x16 0x0 0x0080 0x16 0x0 0x0084 0x36 0x0 0x0088 0x36 0x0 0x0094 0x08 0x0 0x00a4 0x42 0x0 0x00ac 0x0a 0x0 0x00b0 0x1a 0x0 0x00b4 0x14 0x0 0x00b8 0x34 0x0 0x00bc 0x82 0x0 0x00c4 0x68 0x0 0x00cc 0x55 0x0 0x00d0 0x55 0x0 0x00d4 0x03 0x0 0x00d8 0xab 0x0 0x00dc 0xaa 0x0 0x00e0 0x02 0x0 0x010c 0x02 0x0 0x0110 0x24 0x0 0x0118 0xb4 0x0 0x011c 0x03 0x0 0x0154 0x34 0x0 0x0158 0x01 0x0 0x016c 0x08 0x0 0x01ac 0xb9 0x0 0x01b0 0x1e 0x0 0x01b4 0x94 0x0 0x01b8 0x18 0x0 0x01bc 0x11 0x0 0x023c 0x11 0x0 0x0284 0x35 0x0 0x029c 0x12 0x0 0x0304 0x02 0x0 0x0408 0x0c 0x0 0x0414 0x03 0x0 0x0434 0x7f 0x0 0x0444 0x70 0x0 0x0460 0x30 0x0 0x0464 0x00 0x0 0x04d4 0x54 0x0 0x04d8 0x07 0x0 0x04dc 0x0d 0x0 0x04e8 0x00 0x0 0x04ec 0x0e 0x0 0x04f0 0x4a 0x0 0x04f4 0x0f 0x0 0x04f8 0xc0 0x0 0x04fc 0x00 0x0 0x0510 0x17 0x0 0x0518 0x1c 0x0 0x051c 0x03 0x0 0x0524 0x1e 0x0 0x0570 0xff 0x0 0x0574 0xff 0x0 0x0578 0xff 0x0 0x057c 0x7f 0x0 0x0580 0x66 0x0 0x0584 0x24 0x0 0x0588 0xe4 0x0 0x058c 0xec 0x0 0x0590 0x3b 0x0 0x0594 0x36 0x0 0x0598 0xd4 0x0 0x059c 0x54 0x0 0x05a0 0xdb 0x0 0x05a4 0x3b 0x0 0x05a8 0x31 0x0 0x05bc 0x0c 0x0 0x063c 0x11 0x0 0x0684 0x35 0x0 0x069c 0x12 0x0 0x0704 0x20 0x0 0x0808 0x0c 0x0 0x0814 0x03 0x0 0x0834 0x7f 0x0 0x0844 0x70 0x0 0x0860 0x30 0x0 0x0864 0x00 0x0 0x08d4 0x54 0x0 0x08d8 0x07 0x0 0x08dc 0x0d 0x0 0x08e8 0x00 0x0 0x08ec 0x0e 0x0 0x08f0 0x4a 0x0 0x08f4 0x0f 0x0 0x08f8 0xc0 0x0 0x08fc 0x00 0x0 0x0910 0x17 0x0 0x0918 0x1c 0x0 0x091c 0x03 0x0 0x0924 0x1e 0x0 0x0970 0xff 0x0 0x0974 0xff 0x0 0x0978 0xff 0x0 0x097c 0x7f 0x0 0x0980 0x66 0x0 0x0984 0x24 0x0 0x0988 0xe4 0x0 0x098c 0xec 0x0 0x0990 0x3b 0x0 0x0994 0x36 0x0 0x0998 0xd4 0x0 0x099c 0x54 0x0 0x09a0 0xdb 0x0 0x09a4 0x3b 0x0 0x09a8 0x31 0x0 0x09bc 0x0c 0x0 0x0adc 0x05 0x0 0x0b88 0x88 0x0 0x0b98 0x0b 0x0 0x0ba4 0x01 0x0 0x0bec 0x01 0x0 0x0e0c 0x0d 0x0 0x0e14 0x07 0x0 0x0e1c 0xc1 0x0 0x0e40 0x01 0x0 0x0e48 0x01 0x0 0x0e90 0x00 0x0 0x0ebc 0x00 0x0 0x0ee0 0x58 0x0 0x0eb4 0x33 0x0 0x0a00 0x00 0x0 0x0a44 0x03 0x0>; pinctrl-names = "default"; pinctrl-0 = <&pcie2_clkreq_default &pcie2_perst_default &pcie2_wake_default>; perst-gpio = <&tlmm 102 0>; wake-gpio = <&tlmm 104 0>; gdsc-vdd-supply = <&pcie_2_gdsc>; vreg-1.8-supply = <&pm8195_1_l9>; vreg-0.9-supply = <&pm8195_3_l5>; vreg-cx-supply = <&VDD_CX_LEVEL>; qcom,vreg-1.8-voltage-level = <1200000 1200000 24000>; qcom,vreg-0.9-voltage-level = <880000 880000 24000>; qcom,vreg-cx-voltage-level = ; msi-parent = <&pcie2_msi>; qcom,no-l0s-supported; qcom,ep-latency = <10>; qcom,slv-addr-space-size = <0x4000000>; qcom,phy-status-offset = <0xa14>; qcom,phy-status-bit = <6>; qcom,phy-power-down-offset = <0xa40>; qcom,boot-option = <0x1>; linux,pci-domain = <2>; qcom,pcie-phy-ver = <2105>; qcom,use-19p2mhz-aux-clk; qcom,smmu-sid-base = <0x1d00>; iommu-map = <0x0 &apps_smmu 0x1d00 0x1>, <0x100 &apps_smmu 0x1d01 0x1>, <0x200 &apps_smmu 0x1d02 0x1>, <0x300 &apps_smmu 0x1d03 0x1>, <0x400 &apps_smmu 0x1d04 0x1>, <0x500 &apps_smmu 0x1d05 0x1>, <0x600 &apps_smmu 0x1d06 0x1>, <0x700 &apps_smmu 0x1d07 0x1>, <0x800 &apps_smmu 0x1d08 0x1>, <0x900 &apps_smmu 0x1d09 0x1>, <0xa00 &apps_smmu 0x1d0a 0x1>, <0xb00 &apps_smmu 0x1d0b 0x1>, <0xc00 &apps_smmu 0x1d0c 0x1>, <0xd00 &apps_smmu 0x1d0d 0x1>, <0xe00 &apps_smmu 0x1d0e 0x1>, <0xf00 &apps_smmu 0x1d0f 0x1>; qcom,msm-bus,name = "pcie2"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = <167 512 0 0>, <167 512 500 800>; clocks = <&clock_virt GCC_PCIE_2_PIPE_CLK>, <&clock_rpmh RPMH_CXO_CLK>, <&clock_virt GCC_PCIE_2_AUX_CLK>, <&clock_virt GCC_PCIE_2_CFG_AHB_CLK>, <&clock_virt GCC_PCIE_2_MSTR_AXI_CLK>, <&clock_virt GCC_PCIE_2_SLV_AXI_CLK>, <&clock_virt GCC_PCIE_2_CLKREF_CLK>, <&clock_virt GCC_PCIE_2_SLV_Q2A_AXI_CLK>, <&clock_virt GCC_AGGRE_NOC_PCIE_TBU_CLK>, <&clock_virt GCC_PCIE2_PHY_REFGEN_CLK>, <&clock_virt GCC_PCIE_PHY_AUX_CLK>; clock-names = "pcie_2_pipe_clk", "pcie_2_ref_clk_src", "pcie_2_aux_clk", "pcie_2_cfg_ahb_clk", "pcie_2_mstr_axi_clk", "pcie_2_slv_axi_clk", "pcie_2_ldo", "pcie_2_slv_q2a_axi_clk", "pcie_tbu_clk", "pcie_phy_refgen_clk", "pcie_phy_aux_clk"; max-clock-frequency-hz = <0>, <0>, <19200000>, <0>, <0>, <0>, <0>, <0>, <0>, <0>, <100000000>, <0>; resets = <&clock_virt GCC_PCIE_2_BCR>, <&clock_virt GCC_PCIE_2_PHY_BCR>; reset-names = "pcie_2_core_reset", "pcie_2_phy_reset"; status = "disabled"; pcie_rc2: pcie_rc2 { reg = <0 0 0 0 0>; pci-ids = "17cb:0109"; }; }; pcie2_msi: qcom,pcie2_msi@17a00040 { compatible = "qcom,pci-msi"; msi-controller; reg = <0x17a00040 0x0>; interrupts = , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , ; status = "disabled"; }; pcie3: qcom,pcie@1c08000 { compatible = "qcom,pci-msm"; cell-index = <3>; reg = <0x1c08000 0x3000>, <0x1c0c000 0x4000>, <0x40000000 0xf1d>, <0x40000f20 0xa8>, <0x40001000 0x1000>, <0x40100000 0x100000>, <0x40200000 0x100000>, <0x40300000 0x1fd00000>; reg-names = "parf", "phy", "dm_core", "elbi", "iatu", "conf", "io", "bars"; #address-cells = <3>; #size-cells = <2>; ranges = <0x01000000 0x0 0x40200000 0x40200000 0x0 0x100000>, <0x02000000 0x0 0x40300000 0x40300000 0x0 0x1fd00000>; interrupt-parent = <&pcie3>; interrupts = <0 1 2 3 4>; interrupt-names = "int_global_int", "int_a", "int_b", "int_c", "int_d"; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 0xffffffff>; interrupt-map = <0 0 0 0 &intc 0 306 0 0 0 0 1 &intc 0 434 0 0 0 0 2 &intc 0 435 0 0 0 0 3 &intc 0 438 0 0 0 0 4 &intc 0 439 0>; qcom,phy-sequence = <0x0a40 0x03 0x0 0x0010 0x00 0x0 0x001c 0x31 0x0 0x0020 0x01 0x0 0x0024 0xde 0x0 0x0028 0x07 0x0 0x0030 0x4c 0x0 0x0034 0x06 0x0 0x0048 0x90 0x0 0x0044 0x1c 0x0 0x0058 0x0f 0x0 0x0074 0x06 0x0 0x0078 0x06 0x0 0x007c 0x16 0x0 0x0080 0x16 0x0 0x0084 0x36 0x0 0x0088 0x36 0x0 0x0094 0x08 0x0 0x00a4 0x42 0x0 0x00ac 0x0a 0x0 0x00b0 0x1a 0x0 0x00b4 0x14 0x0 0x00b8 0x34 0x0 0x00bc 0x82 0x0 0x00c4 0x68 0x0 0x00cc 0x55 0x0 0x00d0 0x55 0x0 0x00d4 0x03 0x0 0x00d8 0xab 0x0 0x00dc 0xaa 0x0 0x00e0 0x02 0x0 0x010c 0x02 0x0 0x0110 0x24 0x0 0x0118 0xb4 0x0 0x011c 0x03 0x0 0x0154 0x34 0x0 0x0158 0x01 0x0 0x016c 0x08 0x0 0x01ac 0xb9 0x0 0x01b0 0x1e 0x0 0x01b4 0x94 0x0 0x01b8 0x18 0x0 0x01bc 0x11 0x0 0x0284 0x35 0x0 0x023c 0x11 0x0 0x029c 0x12 0x0 0x0408 0x0c 0x0 0x0414 0x03 0x0 0x0434 0x7f 0x0 0x0444 0x70 0x0 0x0460 0x30 0x0 0x0464 0x00 0x0 0x04d4 0x54 0x0 0x04d8 0x07 0x0 0x04dc 0x0d 0x0 0x04e8 0x00 0x0 0x04ec 0x0e 0x0 0x04f0 0x4a 0x0 0x04f4 0x0f 0x0 0x04f8 0xc0 0x0 0x04fc 0x00 0x0 0x0510 0x17 0x0 0x0518 0x1c 0x0 0x051c 0x03 0x0 0x0524 0x1e 0x0 0x0570 0xff 0x0 0x0574 0xff 0x0 0x0578 0xff 0x0 0x057c 0x7f 0x0 0x0580 0x66 0x0 0x0584 0x24 0x0 0x0588 0xe4 0x0 0x058c 0xec 0x0 0x0590 0x3b 0x0 0x0594 0x36 0x0 0x0598 0xd4 0x0 0x059c 0x54 0x0 0x05a0 0xdb 0x0 0x05a4 0x3b 0x0 0x05a8 0x31 0x0 0x05bc 0x0c 0x0 0x0684 0x35 0x0 0x063c 0x11 0x0 0x069c 0x12 0x0 0x0808 0x0c 0x0 0x0814 0x03 0x0 0x0834 0x7f 0x0 0x0844 0x70 0x0 0x0860 0x30 0x0 0x0864 0x00 0x0 0x08d4 0x54 0x0 0x08d8 0x07 0x0 0x08dc 0x0d 0x0 0x08e8 0x00 0x0 0x08ec 0x0e 0x0 0x08f0 0x4a 0x0 0x08f4 0x0f 0x0 0x08f8 0xc0 0x0 0x08fc 0x00 0x0 0x0910 0x17 0x0 0x0918 0x1c 0x0 0x091c 0x03 0x0 0x0924 0x1e 0x0 0x0970 0xff 0x0 0x0974 0xff 0x0 0x0978 0xff 0x0 0x097c 0x7f 0x0 0x0980 0x66 0x0 0x0984 0x24 0x0 0x0988 0xe4 0x0 0x098c 0xec 0x0 0x0990 0x3b 0x0 0x0994 0x36 0x0 0x0998 0xd4 0x0 0x099c 0x54 0x0 0x09a0 0xdb 0x0 0x09a4 0x3b 0x0 0x09a8 0x31 0x0 0x09bc 0x0c 0x0 0x0adc 0x05 0x0 0x0b88 0x88 0x0 0x0b98 0x0b 0x0 0x0ba4 0x01 0x0 0x0bec 0x01 0x0 0x0e0c 0x0d 0x0 0x0e14 0x07 0x0 0x0e1c 0xc1 0x0 0x0e40 0x01 0x0 0x0e48 0x01 0x0 0x0e90 0x00 0x0 0x0ebc 0x00 0x0 0x0ee0 0x58 0x0 0x0eb4 0x33 0x0 0x2a40 0x03 0x0 0x2010 0x00 0x0 0x201c 0x31 0x0 0x2020 0x01 0x0 0x2024 0xde 0x0 0x2028 0x07 0x0 0x2030 0x4c 0x0 0x2034 0x06 0x0 0x2048 0x90 0x0 0x2044 0x1c 0x0 0x2058 0x0f 0x0 0x2074 0x06 0x0 0x2078 0x06 0x0 0x207c 0x16 0x0 0x2080 0x16 0x0 0x2084 0x36 0x0 0x2088 0x36 0x0 0x2094 0x08 0x0 0x20a4 0x42 0x0 0x20ac 0x0a 0x0 0x20b0 0x1a 0x0 0x20b4 0x14 0x0 0x20b8 0x34 0x0 0x20bc 0x82 0x0 0x20c4 0x68 0x0 0x20cc 0x55 0x0 0x20d0 0x55 0x0 0x20d4 0x03 0x0 0x20d8 0xab 0x0 0x20dc 0xaa 0x0 0x20e0 0x02 0x0 0x210c 0x02 0x0 0x2110 0x24 0x0 0x2118 0xb4 0x0 0x211c 0x03 0x0 0x2154 0x34 0x0 0x2158 0x01 0x0 0x216c 0x08 0x0 0x21ac 0xb9 0x0 0x21b0 0x1e 0x0 0x21b4 0x94 0x0 0x21b8 0x18 0x0 0x21bc 0x11 0x0 0x2284 0x35 0x0 0x223c 0x11 0x0 0x229c 0x12 0x0 0x2408 0x0c 0x0 0x2414 0x03 0x0 0x2434 0x7f 0x0 0x2444 0x70 0x0 0x2460 0x30 0x0 0x2464 0x00 0x0 0x24d4 0x54 0x0 0x24d8 0x07 0x0 0x24dc 0x0d 0x0 0x24e8 0x00 0x0 0x24ec 0x0e 0x0 0x24f0 0x4a 0x0 0x24f4 0x0f 0x0 0x24f8 0xc0 0x0 0x24fc 0x00 0x0 0x2510 0x17 0x0 0x2518 0x1c 0x0 0x251c 0x03 0x0 0x2524 0x1e 0x0 0x2570 0xff 0x0 0x2574 0xff 0x0 0x2578 0xff 0x0 0x257c 0x7f 0x0 0x2580 0x66 0x0 0x2584 0x24 0x0 0x2588 0xe4 0x0 0x258c 0xec 0x0 0x2590 0x3b 0x0 0x2594 0x36 0x0 0x2598 0xd4 0x0 0x259c 0x54 0x0 0x25a0 0xdb 0x0 0x25a4 0x3b 0x0 0x25a8 0x31 0x0 0x25bc 0x0c 0x0 0x2684 0x35 0x0 0x263c 0x11 0x0 0x269c 0x12 0x0 0x2808 0x0c 0x0 0x2814 0x03 0x0 0x2834 0x7f 0x0 0x2844 0x70 0x0 0x2860 0x30 0x0 0x2864 0x00 0x0 0x28d4 0x54 0x0 0x28d8 0x07 0x0 0x28dc 0x0d 0x0 0x28e8 0x00 0x0 0x28ec 0x0e 0x0 0x28f0 0x4a 0x0 0x28f4 0x0f 0x0 0x28f8 0xc0 0x0 0x28fc 0x00 0x0 0x2910 0x17 0x0 0x2918 0x1c 0x0 0x291c 0x03 0x0 0x2924 0x1e 0x0 0x2970 0xff 0x0 0x2974 0xff 0x0 0x2978 0xff 0x0 0x297c 0x7f 0x0 0x2980 0x66 0x0 0x2984 0x24 0x0 0x2988 0xe4 0x0 0x298c 0xec 0x0 0x2990 0x3b 0x0 0x2994 0x36 0x0 0x2998 0xd4 0x0 0x299c 0x54 0x0 0x29a0 0xdb 0x0 0x29a4 0x3b 0x0 0x29a8 0x31 0x0 0x29bc 0x0c 0x0 0x2adc 0x05 0x0 0x2b88 0x88 0x0 0x2b98 0x0b 0x0 0x2ba4 0x01 0x0 0x2bec 0x01 0x0 0x2e0c 0x0d 0x0 0x2e14 0x07 0x0 0x2e1c 0xc1 0x0 0x2e40 0x01 0x0 0x2e48 0x01 0x0 0x2e90 0x00 0x0 0x2ebc 0x00 0x0 0x2ee0 0x58 0x0 0x2eb4 0x33 0x0 0x0a00 0x00 0x0 0x0a44 0x03 0x0>; pinctrl-names = "default"; pinctrl-0 = <&pcie3_clkreq_default &pcie3_perst_default &pcie3_wake_default>; perst-gpio = <&tlmm 178 0>; wake-gpio = <&tlmm 56 0>; gdsc-vdd-supply = <&pcie_3_gdsc>; vreg-1.8-supply = <&pm8195_1_l9>; vreg-0.9-supply = <&pm8195_3_l5>; vreg-cx-supply = <&VDD_CX_LEVEL>; qcom,vreg-1.8-voltage-level = <1200000 1200000 24000>; qcom,vreg-0.9-voltage-level = <880000 880000 24000>; qcom,vreg-cx-voltage-level = ; msi-parent = <&pcie3_msi>; qcom,no-l0s-supported; qcom,ep-latency = <10>; qcom,slv-addr-space-size = <0x20000000>; qcom,phy-status-offset = <0xa14>; qcom,phy-status-bit = <6>; qcom,phy-power-down-offset = <0xa40>; qcom,boot-option = <0x1>; linux,pci-domain = <3>; qcom,pcie-phy-ver = <2105>; qcom,use-19p2mhz-aux-clk; qcom,smmu-sid-base = <0x1e00>; iommu-map = <0x0 &apps_smmu 0x1e00 0x1>, <0x100 &apps_smmu 0x1e01 0x1>, <0x200 &apps_smmu 0x1e02 0x1>, <0x300 &apps_smmu 0x1e03 0x1>, <0x400 &apps_smmu 0x1e04 0x1>, <0x500 &apps_smmu 0x1e05 0x1>, <0x600 &apps_smmu 0x1e06 0x1>, <0x700 &apps_smmu 0x1e07 0x1>, <0x800 &apps_smmu 0x1e08 0x1>, <0x900 &apps_smmu 0x1e09 0x1>, <0xa00 &apps_smmu 0x1e0a 0x1>, <0xb00 &apps_smmu 0x1e0b 0x1>, <0xc00 &apps_smmu 0x1e0c 0x1>, <0xd00 &apps_smmu 0x1e0d 0x1>, <0xe00 &apps_smmu 0x1e0e 0x1>, <0xf00 &apps_smmu 0x1e0f 0x1>; qcom,msm-bus,name = "pcie3"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = <100 512 0 0>, <100 512 500 800>; clocks = <&clock_virt GCC_PCIE_3_PIPE_CLK>, <&clock_rpmh RPMH_CXO_CLK>, <&clock_virt GCC_PCIE_3_AUX_CLK>, <&clock_virt GCC_PCIE_3_CFG_AHB_CLK>, <&clock_virt GCC_PCIE_3_MSTR_AXI_CLK>, <&clock_virt GCC_PCIE_3_SLV_AXI_CLK>, <&clock_virt GCC_PCIE_3_CLKREF_CLK>, <&clock_virt GCC_PCIE_3_SLV_Q2A_AXI_CLK>, <&clock_virt GCC_AGGRE_NOC_PCIE_TBU_CLK>, <&clock_virt GCC_PCIE3_PHY_REFGEN_CLK>, <&clock_virt GCC_PCIE_PHY_AUX_CLK>; clock-names = "pcie_3_pipe_clk", "pcie_3_ref_clk_src", "pcie_3_aux_clk", "pcie_3_cfg_ahb_clk", "pcie_3_mstr_axi_clk", "pcie_3_slv_axi_clk", "pcie_3_ldo", "pcie_3_slv_q2a_axi_clk", "pcie_tbu_clk", "pcie_phy_refgen_clk", "pcie_phy_aux_clk"; max-clock-frequency-hz = <0>, <0>, <19200000>, <0>, <0>, <0>, <0>, <0>, <0>, <0>, <100000000>, <0>; resets = <&clock_virt GCC_PCIE_3_BCR>, <&clock_virt GCC_PCIE_3_PHY_BCR>; reset-names = "pcie_3_core_reset", "pcie_3_phy_reset"; status = "disabled"; pcie_rc3: pcie_rc3 { reg = <0 0 0 0 0>; pci-ids = "17cb:0109"; }; }; pcie3_msi: qcom,pcie3_msi@17a00040 { compatible = "qcom,pci-msi"; msi-controller; reg = <0x17a00040 0x0>; interrupts = , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , ; status = "disabled"; }; };